发明名称
摘要 A signal processor architecture that comprises a data network having multiple ports, a control bus, and a plurality of signal processing clusters connected to at least two ports and the control bus. Each signal processing cluster comprises a system control processor connected to the control bus, a second control bus, and a global bulk memory having multiple ports. A plurality of functional processing elements are connected to the system control processor by way of the second control bus, and each are connected to a port of the global bulk memory. The global bulk memory comprises a subdata flow network having multiple gateways and full crossbar interconnectivity between each of the multiple gateways. The data network and subdata flow network allow data to be transferred between functional processing elements in the signal processing cluster and any functional processing element and global bulk memory in another signal processing cluster, and allow data to be transferred from any functional processing element into and out of the processor architecture. The first control bus is arbitrated for access on a message by message basis and the data network is arbitrated on a message by message basis for transfers between ports. This results in a relatively loose coupling between the signal processing clusters. The second control bus is arbitrated for access on a word by word basis and the global bulk memory is arbitrated for port access on each global bulk memory cycle. This results in tight coupling within each signal processing cluster. <IMAGE>
申请公布号 JP2558393(B2) 申请公布日期 1996.11.27
申请号 JP19910059590 申请日期 1991.02.28
申请人 EICHI II HOORUDEINGUSU INC DEII BII EE HYUUZU EREKUTORONIKUSU 发明人 RII DABURYU TAWAA;JEFURII EE WAGUNAA;DAGURASU EMU BENEDEIKUTO
分类号 G06F15/16;G06F15/173 主分类号 G06F15/16
代理机构 代理人
主权项
地址