发明名称 A flip-flop
摘要 <p>A flip-flop circuit which includes a master section (1) having a pair of back to back connected inverters (5, 7) to form a latch circuit with their ground terminals connected together. The clock signal is coupled to the ground terminal of the inverters (5,7) to provide a negative gate to source voltage rather than an essentially zero gate to source voltage as used in prior art inverters to insure full turn off of the inverter transistors (40, 45) during their off periods and conserving power thereby. When the first phase of the clock signal goes high, the signal on the data line is fed to one side of the latch and the other side of the latch is coupled to ground or reference voltage. When the first phase of the clock then goes low, the signal from the data line is latched into the latch of the master section (1) and the other side of that latch is decoupled from ground. Also, when the first phase of the clock signal goes low and the second phase of the clock signal concurrently goes high, the signal latched in the latch of the master section (1) is fed to the slave section (3). The slave section (3) is identical to the master section (1) except that the clock signals received are of opposite phase or state to the clock signals received by the master section (1) and the input to the slave section (3) is the signal latched into the latch of the master section (1). The signal stored in the latch of the slave section (3) is the output of the flip-flop. &lt;IMAGE&gt;</p>
申请公布号 EP0744833(A2) 申请公布日期 1996.11.27
申请号 EP19960108356 申请日期 1996.05.24
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 MAHANT-SHETT, SHIVALING S.;LANDERS, ROBERT J.
分类号 H03K3/3562;H03K3/012;H03K3/037;(IPC1-7):H03K3/037 主分类号 H03K3/3562
代理机构 代理人
主权项
地址