发明名称 Secure non-volatile memory array
摘要 An improved EEPROM structure is disclosed which provides protection against external detection of data stored within the array's memory cells via microprobing by causing the array's word lines to de-activate upon an attempted deprocessing of the array. An EEPROM "protect" cell is connected in parallel between each word line within the array and ground potential. Each of these protect cells has formed therein one or more substantially vertical cavities filled with a high etching film. These cavities are provided in a region adjacent to an end of the protect cell's floating gate such that during an attempted deprocessing of the array using an etching process in order to expose the array's word, bit, and control lines for microprobing, the etchant will rapidly diffuse through these cavities, exposing and discharging the floating gate before fully exposing the word, bit, and control lines. Once discharged, each protect cell shorts its associated word line to ground potential. Holding the word lines at ground potential in such a manner precludes the activation of the word lines and, therefore, effectively prevents the external reading of data stored within the array via microprobing.
申请公布号 US5576988(A) 申请公布日期 1996.11.19
申请号 US19950430017 申请日期 1995.04.27
申请人 NATIONAL SEMICONDUCTOR CORPORATION 发明人 KUO, MAX C.;JAFFE, JAMES M.
分类号 H01L27/02;H01L27/115;(IPC1-7):G11C16/02;H01L29/788 主分类号 H01L27/02
代理机构 代理人
主权项
地址