发明名称 Computer graphics parallel system with temporal priority
摘要 Front end processors in a graphics architecture execute parallel scan conversion and shading to process individually assigned primitive objects for providing update pixels. A crossbar along with groups of first-in-first-out registers (FIFOs) accommodates data flow to parallel pixel processors with associated memory capabilities (frame buffer banks) where visibility and blending operations are performed on predetermined sequences of update pixels to provide frame buffer pixels and ultimately display pixels. The pixel processors identify with sequences of pixels in the display in patterns designed to equalize processor loads for pixels located along scan lines of a raster, or distributed over an area. Update pixel data is tagged to identify FIFO groups (pixel processors) individual FIFO selection and output sequence. Temporal priority is accomplished so that primitive data is entered in the frame buffer banks (components) restored to the same order as generated at the central processor (CPU) level.
申请公布号 US5574847(A) 申请公布日期 1996.11.12
申请号 US19930128893 申请日期 1993.09.29
申请人 EVANS & SUTHERLAND COMPUTER CORPORATION 发明人 ECKART, GLEN A.;ARMSTRONG, WILLIAM
分类号 G06T1/20;(IPC1-7):G06F15/16 主分类号 G06T1/20
代理机构 代理人
主权项
地址