发明名称
摘要 PURPOSE:To prevent the generation of a distortion near zero by setting (M+1) bit (M<N)-th from the high order of the memory means of an N bit (N is a natural number.) to '1' at the time of starting the accumulation and starting the accumulation. CONSTITUTION:When a resetting signal RES comes to be '0', by a time slot 0, the output of AND gates 30-34 comes to be all zero and the output of an OR gate 41 comes to be '1'. Thus, full adders 11-16 output alpha0+128 and are latched to DFF21-26. By a time slot 1, the signal RES comes to be '1' the AND gates 30-34 and the OR gate 41 give outputs Y0-Y23 of DFF21-26 to the full adders 11-16. For this reason, by the time slot 1, the calculation of alpha0+128+alpha1 is executed. Thus, the accumulation is successively executed, the calculation of a formula is executed by a time slot 63 and by the continuous time slot 0, the output is executed from the DFF21-26. The DFF27-29 latch the high order 16 bit of the data by a clock signal CK2 and the output of the accumulator is obtained.
申请公布号 JP2548195(B2) 申请公布日期 1996.10.30
申请号 JP19870140276 申请日期 1987.06.04
申请人 MATSUSHITA ELECTRIC IND CO LTD 发明人 KANEAKI TETSUHIKO;NURYA KOZO;TANI YASUNORI
分类号 H03H17/06;G06F7/38;G06F17/10;H03H17/02;H03H17/04 主分类号 H03H17/06
代理机构 代理人
主权项
地址