发明名称
摘要 A board (10) for testing an integrated circuit disposed on a semiconductor wafer. The board contains a plurality of substantially parallel signal layers (14) and power planes (16) that are supported and electrically isolated by a dielectric material (12). One or more constraint layers (18,20) are disposed in the dielectric material, and the constraint layers have a coefficient of thermal expansion of about 1-6 ppm/<o>C. In a preferred embodiment, the dielectric material is a fluoropolymer with a ceramic or silica filler, and the constraint layers are an iron-nickel alloy of about 30-40 percent nickel by weight. The board has thermal expansion characteristics substantially similar to silicon to ensure good contact to a silicon wafer during burn-in testing.
申请公布号 EP0737027(A3) 申请公布日期 1996.10.16
申请号 EP19960103052 申请日期 1996.02.29
申请人 MOTOROLA, INC. 发明人
分类号 G01R31/26;G01R1/073;G01R31/28;H01L21/66;H01L23/373;H05K3/42;H05K3/46;(IPC1-7):H05K3/44 主分类号 G01R31/26
代理机构 代理人
主权项
地址