发明名称 High speed network switch
摘要 The present invention provides an improvement in circuit switching for a network comprising a switching apparatus including a plurality of transceivers for interfacing directly with a like plurality of nodes. Each of the transceivers has a receive and transmit through port for passing data to and from nodes. Transmitted data includes a connect/disconnect sequence, a first wait sequence, and user data. The switching apparatus further includes circuitry for isolating each transceiver so as to loop back data when not in use and a switching matrix for directly connecting any pair of transceivers. Each of the transceivers includes circuitry for detecting a connect and disconnect sequence and an interface for connection to a serial asynchronous receiver to derive node requests, routing data, priority and other information from the connect sequence detected at the transceiver. Derived switch configuration requests are processed by a node route control state machine, with each node route control state machine integrated in a bus architecture for configuring the matrix switch. A bus arbitration state machine controls the bus architecture servicing bus requests and providing bus grants for the transfer of routing information to switch control logic and a command sequencer. The requesting node may set a priority for a connection request, queue a connection request or alternatively request data from the switch controller micro-controller core.
申请公布号 AU5304296(A) 申请公布日期 1996.10.02
申请号 AU19960053042 申请日期 1996.03.06
申请人 FINISAR CORPORATION 发明人 FRANK H. LEVINSON;MARK J FARLEY;MINH Q VU;CALVIN POON-KUEN LEUNG
分类号 H04L12/52;H04L12/56 主分类号 H04L12/52
代理机构 代理人
主权项
地址