发明名称 Clock signal generation circuit having detective circuit detecting loss of reference clock
摘要 A clock signal generation circuit is disclosed which receives a reference clock and detects, in response thereto, the loss of the reference clock. A phase comparator 13, detects the phase difference between the reference clock signal and an stabilized clock from a PLL synthesizer, a signal DOWNB state of the phase comparator 13 is fixed to "0" level at the time of loss of the reference clock signal where the reference clock can be fixed to "0" or "1" level. The signal DOWNB is monitored using a reference clock loss detection circuit 12. If the signal DOWNB stays at the "0" level for a prescribed length of time, the reference clock loss detection circuit 12 judges that the reference clock is lost and brings an XTALFAIL signal to the active state.
申请公布号 US5561390(A) 申请公布日期 1996.10.01
申请号 US19940329858 申请日期 1994.10.27
申请人 NEC CORPORATION 发明人 HIIRAGIZAWA, YASUNORI
分类号 H03L7/08;H03L7/089;H03L7/14;(IPC1-7):H03L7/06 主分类号 H03L7/08
代理机构 代理人
主权项
地址