发明名称 System with clock frequency controller responsive to interrupt independent of software routine and software loop repeatedly executing instruction to slow down system clock
摘要 In a portable computer the BIOS software slows the system clock frequency during idle periods. The BIOS software returns the system to its normal operating frequency when an awaited event such as a keystroke occurs. In the event of an interrupt while the system clock is at the lower frequency, a hardware clock control circuit responds to the interrupt to promptly increase the system clock frequency to the normal value. By decoding the old frequency, new frequency and the several available frequencies, the change in frequency is timed to maintain proper phase and duty cycle without interruption.
申请公布号 US5560017(A) 申请公布日期 1996.09.24
申请号 US19940236878 申请日期 1994.04.29
申请人 WANG LABORATORIES, INC. 发明人 BARRETT, DAVID M.;LETOURNEAU, MARY;MARTIN, PATRICIA A.;MCNALLY, J. MICHAEL
分类号 G06F1/08;G06F1/32;(IPC1-7):G06F15/16;G06F1/26 主分类号 G06F1/08
代理机构 代理人
主权项
地址