发明名称 System for awarding the highest priority to a microprocessor releasing a system bus after aborting a locked cycle upon detecting a locked retry signal
摘要 Three prioritization schemes for determining which of several CPUs receives priority to become bus master of a host bus in a multiprocessor system, and an arbitration scheme for transferring control from one bus master to another. Each prioritization scheme prioritizes n elements, where a total of (n/2)x(n-1) priority bits monitors the relative priority between each pair of elements. An element receives the highest priority when each of the n-1 priority bits associated with that element points to it. In the arbitration scheme, the current bus master of the host bus determines when transfer of control of the host bus occurs as governed by one of the prioritization schemes. The arbitration scheme gives EISA bus masters, RAM refresh and DMA greater priority than CPUs acting as bus masters, and allows a temporary bus master to interrupt the current bus master to perform a write-back cache intervention cycle. The arbitration scheme also supports address pipelining, bursting, split transactions and reservations of CPUs aborted when attempting a locked cycle. Address pipelining allows the next bus master to assert its address and status signals before the beginning of the data transfer phase of the next bus master. Split transactions allows a CPU posting a read to the EISA bus to arbitrate the host bus to another device without re-arbitrating for the host bus to retrieve the data. The data is asserted on the host bus when it is idle even if the host bus is being controlled by another device.
申请公布号 US5553248(A) 申请公布日期 1996.09.03
申请号 US19920956034 申请日期 1992.10.02
申请人 COMPAQ COMPUTER CORPORATION 发明人 MELO, MARIA L.;WOLFORD, JEFF W.;MORIARTY, MICHAEL;CULLEY, PAUL R.;SCHNELL, ARNOLD T.
分类号 G06F13/36;G06F13/362;G06F15/16;G06F15/177;(IPC1-7):G06F13/20;G06F13/26 主分类号 G06F13/36
代理机构 代理人
主权项
地址