发明名称 Phase detector apparatus
摘要 A fault tolerant computer according to the invention includes a processing unit including a first processor coupled to a first system bus to provide data to a cache and a memory, and a second processor coupled to the first system bus and a second, abbreviated system bus to receive read data from said first system bus. Coupled to said processing unit is an Input/Output device for interfacing to external devices. The processing unit includes a phase detector apparatus for aligning a clock of the processor unit to that of the Input/Output unit to facilitate data transfer. The phase detector apparatus includes a first means for providing a first clocking signal related to the clocking signal of the Input/Output unit, and a second means for providing a second clocking signal related to the clocking signal of the processor unit. The phase detector apparatus further includes means for providing an error signal responsive to an offset between edges of the first and second clocking signals.
申请公布号 US5539345(A) 申请公布日期 1996.07.23
申请号 US19920998977 申请日期 1992.12.30
申请人 DIGITAL EQUIPMENT CORPORATION 发明人 HAWKINS, THOMAS B.
分类号 G06F1/12;G06F11/00;G06F11/10;G06F11/16;G06F11/20;G06F11/22;G06F13/28;G06F13/42;H03D13/00;H03L7/085;H03L7/087;H03L7/089;(IPC1-7):H03L7/06 主分类号 G06F1/12
代理机构 代理人
主权项
地址