发明名称 Negative resistance circuit and inverter circuit including the same
摘要 A new negative resistance circuit comprises a first N-channel enhancement FET (E-FET), an N-channel depletion FET as a load element connected to the first N-channel E-FET to form a series branch connected between negative resistance ports, and a second N-channel E-FET having source-drain path parallel to the series branch. The gate of the second N-channel E-FET is connected to the connection node between the load element and the first E-FET, while the gate electrode of the first E-FET is connected to a control port for controlling current-voltage characteristic between the negative resistance ports. The negative resistance circuit can be used in an inverter to enable the inverter to have a hysteretic function or a multivalued logic function.
申请公布号 US5537076(A) 申请公布日期 1996.07.16
申请号 US19940235877 申请日期 1994.05.02
申请人 NEC CORPORATION 发明人 FUJII, MASAHIRO
分类号 H03H11/52;H03K3/3565;(IPC1-7):H03K19/02 主分类号 H03H11/52
代理机构 代理人
主权项
地址