发明名称 BIST tester for multiple memories
摘要 The present invention, provides a single BIST which can test various memories of different sizes, types and characteristics by using a state machine to select and generate all patterns required for testing all of the memories on the chip, and impressing all of the data, including expected data, and address information on all of the memories simultaneously. The BIST also generates unique (separate) control signals for the various memories and impresses these control signals on the various memories. The BIST selectively asserts the various control signals so as to apply (write) the data and to read and capture (load result) failure information only to/from those memories whose unique controls are asserted. Selective assertion of a memory's write enable signal prevents multiple writes to a location which can potentially mask cell write and leakage defects while selective assertion of a memory's load result signal is performed only when valid memory output data is expected so as not to capture false error information. The control signals instruct those memories that do not use a particular sequence of inputs or any portion of a given sequence of inputs to "ignore" such signals, thereby generating the necessary signals to form the test patterns for each and every memory, the data and address information for those patterns, the control signals to write and read each memory, and capture error information for that particular memory. Hence, a single BIST can be used to test a multiplicity of memories of different sizes and different types.
申请公布号 US5535164(A) 申请公布日期 1996.07.09
申请号 US19950398468 申请日期 1995.03.03
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ADAMS, ROBERT D.;CONNOR, JOHN;KOCH, GARRETT S.;RAPOPORT, STUART D.;TERNULLO, JR., LUIGI
分类号 G01R31/26;G01R31/28;G01R31/3185;G06F7/02;G11C29/00;G11C29/12;G11C29/26;G11C29/40;G11C29/56;H01L21/66;(IPC1-7):G11C7/00 主分类号 G01R31/26
代理机构 代理人
主权项
地址