摘要 |
In a semiconductor integrated circuit device, a clock signal wiring for transmitting a clock signal to flip-flops is constituted from a plurality of trunk clock signal lines connected to a clock driver, and a plurality of clock signal branch lines branching from the trunk clock signal lines. The flip-flops may be connected directly or indirectly via the clock signal branch lines to the trunk clock signal lines. In this instance, one of a pair of terminal ends of each trunk clock signal line is connected to the clock driver while the other terminal end is set as an open end, and the transmission loss in the trunk clock signal line is sufficiently small. Accordingly, as reflected waves of the input clock signal at both terminal ends are present in trunk clock signal line and the voltage waveform in trunk clock signal line presents a composite waveform of the incident wave and the reflected waves, the clock skew in the semiconductor integrated circuit device is suppressed to a very low level even where the semiconductor integrated circuit device is formed as a large scale integrated circuit.
|