发明名称 A synchronous nand dram architecture
摘要 An integrated circuit memory device has two banks of NAND structured memory cells and a clock input for synchronously latching control, address and data signals. Time delays of sequentially accessing and restoring memory bits in the NAND structure are masked through the use of the dual bank architecture and synchronous timing. The NAND structured memory cells provide an extremely dense memory array for a high capacity memory device. The input clock signal driving a synchronous word line generator provides a simplified high speed access to the array. A set of random access storage registers temporarily store data from the array and provide high speed page access to an entire page of data from each bank of the memory. The ability to access one bank while simultaneously opening or closing a row in the other bank allows for an unlimited number of high speed sequential data accesses. <IMAGE>
申请公布号 AU4290296(A) 申请公布日期 1996.06.19
申请号 AU19960042902 申请日期 1995.11.30
申请人 MICRON TECHNOLOGY, INC. 发明人 PAUL ZAGAR
分类号 G11C11/407;G11C7/10;G11C11/401;G11C11/404;G11C11/4076;G11C11/4096 主分类号 G11C11/407
代理机构 代理人
主权项
地址