发明名称 Semiconductor device with isolation regions
摘要 A multi-channel type intelligent power IC which solves the problems of parasitic transistor and increase in an area of isolation region, both of which are inherent problem in a pn junction isolation substrate. The power IC also enhances heat-radiation performance. An n type first semiconductor substrate and p type second semiconductor substrate are directly bonded, and a buried oxide film is formed in a portion of a bonding interface thereof. Subsequently, a plurality of isolation trenches are formed and the first semiconductor substrate is separated into an SOI isolation region and a pn isolation region. Logic elements are then formed in the SOI isolation region, and power elements are formed in the pn isolation region. In the case wherein two or more logic elements are hereby formed, the logic elements are isolated by isolation trenches. In the case wherein two or more power elements are formed, a parasitic current extracting portion is formed between mutual power elements.
申请公布号 US5525824(A) 申请公布日期 1996.06.11
申请号 US19940337832 申请日期 1994.11.08
申请人 NIPPONDENSO CO., LTD. 发明人 HIMI, HIROAKI;FUKUMOTO, HARUTSUGU;FUJINO, SEIJI
分类号 H01L21/762;H01L21/76;H01L21/761;H01L27/088;H01L27/12;(IPC1-7):H01L29/76;H01L29/94;H01L31/062;H01L31/113 主分类号 H01L21/762
代理机构 代理人
主权项
地址