发明名称 Multiplex circuit arrangement for use with a semiconductor integrated circuit
摘要 A multiplex circuit is disclosed in which a plurality of bipolar transistors are combined and in which the respective base terminals thereof are used as inputs, thereby to construct an emitter follower type multiplex circuit. In such an emitter follower type multiplex circuit, the multiplexing function of non-selection/selection is effected by controlling the base potential of the respective bipolar transistors by providing a MOS transistor between each base and a high potential of the power source through a resistor and a current drawing circuit. In accordance with such a scheme, when a selection of one input signal is made, the bipolar transistor corresponding thereto is permitted to turn ON on the basis of an input signal supplied to the base terminal thereof. The bipolar transistors corresponding to the non-selection input signals are maintained OFF, through activating the current drawing circuits associated therewith, irrespective of the potential levels of the incoming input signals supplied to the base terminals thereof. In the emitter follower type multiplex circuit, a constant current source is also provided between the commonly connected emitters of the bipolar transistors and the power source of low potential. The multiplex arrangement effected can be of the collector dot type multiplex circuit. Such multiplex circuits are used with a semiconductor integrated circuit such as a memory circuit.
申请公布号 US5523713(A) 申请公布日期 1996.06.04
申请号 US19950464344 申请日期 1995.06.05
申请人 HITACHI, LTD. 发明人 YUKUTAKE, SEIGOH;KOBAYASHI, YUTAKA;AKIOKA, TAKASHI;IWAMURA, MASAHIRO
分类号 H03F3/72;H03K17/62;(IPC1-7):H03K17/62 主分类号 H03F3/72
代理机构 代理人
主权项
地址