发明名称 Write request interlock
摘要 A CPU core 4 can operate at either an internal clock frequency fclk or an external clock frequency mclk. When operating at the internal clock frequency fclk, write request signals are buffered in a write buffer 10. When operating at the external clock frequency mclk, write request signals are unbuffered. In order to avoid write request signals reaching a signal bus 6 out of order, an interlock is provided between the two paths so that any pending write request signals in the write buffer 10 will serve to hold off any write request signals that may issue through the other path. When a write request signal generated at the external clock frequency is blocked, this serves to stall the CPU core 4 since the blocked external clock write request signal may give rise to an externally generated abort which would alter subsequent processing.
申请公布号 US5519854(A) 申请公布日期 1996.05.21
申请号 US19940303325 申请日期 1994.09.09
申请人 ADVANCED RISC MACHINES LIMITED 发明人 WATT, SIMON C.
分类号 G06F13/38;G06F1/12;G06F5/06;(IPC1-7):G06F7/00 主分类号 G06F13/38
代理机构 代理人
主权项
地址