发明名称 Integrated circuit having CPU and DSP for executing vector lattice propagation instruction and updating values of vector Z in a single instruction cycle
摘要 An integrated data processing system includes a shared internal bus for transferring both instructions and data. A shared bus interface unit is connected to the shared internal bus and connectable via a shared external bus to a shared external memory array such that instructions and data held in the shared external memory array are transferrable to the shared internal bus via the shared bus interface unit. A general purpose (GP) central processing unit (CPU) is connected to the shared internal bus for retrieving GP instructions. The GP CPU includes an execution unit for executing GP instructions to process data retrieved by the GP CPU from the shared internal bus. A digital signal processor (DSP) module connected to the shared internal bus, the DSP module includes a signal processor for processing an externally-provided digital signal received by the DSP module by executing DSP command-list instructions. Execution of DSP command-list code instructions by the DSP module is independent of and in parallel with execution of GP instructions by the GP CPU. A shared internal memory that holds command-list code instructions and is connected for access by the DSP module for retrieval of command-list code instructions for execution by the DSP module and for access by the GP CPU for storage and retrieval of instructions and data. The DSP module includes a lattice filter mechanism for executing a single instruction to update propagating values of a vector responsive to the externally provided signal.
申请公布号 US5519879(A) 申请公布日期 1996.05.21
申请号 US19940296642 申请日期 1994.08.26
申请人 NATIONAL SEMICONDUCTOR CORPORATION 发明人 CARMON, IDDO
分类号 G06F9/32;G06F9/38;G06F11/36;G06F13/24;G06F15/78;H04L27/38;(IPC1-7):G06F13/00 主分类号 G06F9/32
代理机构 代理人
主权项
地址