发明名称 CMOS output buffer with enhanced ESD resistance
摘要 The present invention provides a CMOS integrated circuit in which core transistors are provided with punch-through pockets, while the input/output transistors are not provided with punch-through pockets. Punch-through protection for the input/output transistors by virtue of their larger dimensions. The pockets, like lightly doped drains, are formed after the gates are formed but before the formation of gate sidewalls. However, the input/output are masked during the punch-through implants, but are unmasked for at least one of the lightly doped drain implants. The absence of pockets on the input/output transistors enhances their ESD resistance, and thus the ESD resistance of the incorporating integrated circuit.
申请公布号 US5517049(A) 申请公布日期 1996.05.14
申请号 US19940316313 申请日期 1994.09.30
申请人 VLSI TECHNOLOGY, INC. 发明人 HUANG, TIAO-YUAN
分类号 H01L27/02;H01L27/092;H01L27/118;(IPC1-7):H01L27/092;H01L21/823 主分类号 H01L27/02
代理机构 代理人
主权项
地址