发明名称 DOUBLE BUFFER TYPE ELASTIC STORE COMPRISING A PAIR OF DATA MEMORY BLOCKS
摘要 In an elastic store supplied with a sequence of reception data, a sequence of reception clock pulses, a sequence of reception frame pulses, a sequence of system clock pulses, and a sequence of system frame pulses comprisi.ng successive system frames each of which has a system frame phase, a first signal generating circuit alternately controls write-in operation of first and second data memory blocks in response to the reception clock pulses and the reception frame pulses. The first and the second data memory blocks thereby memorize the reception data as first and second memorized data, respectively. A second signal generating circuit alternately controls read-out operation of the first and the second data memory blocks in response to the system clock pulses and the system frame pulses. The first and the second data memory blocks thereby deliver the first and the second memorized data as first and second read-out data, respectively. A selector selects one of the first and the second read-out data as selected data and delivers the selected data as output data synchronized with the system frame phase within a predetermined phase difference.
申请公布号 CA2065754(C) 申请公布日期 1996.05.14
申请号 CA19922065754 申请日期 1992.04.10
申请人 NEC CORPORATION 发明人 HIRATA, HIDEYUKI
分类号 G06F5/16;H04J3/06;H04L7/00;H04Q3/52;H04Q11/04;(IPC1-7):G06F12/02 主分类号 G06F5/16
代理机构 代理人
主权项
地址