发明名称 SYSTEM FOR, AND METHOD OF, PROCESSING IN HARDWARE COMMANDS RECEIVED FROM SOFTWARE WITHOUT POLLING OF THE HARDWARE BY THE SOFTWARE
摘要 A CPU introduces software commands to a first limited capacity memory (e.g. FIFO), on an integrated circuit chip. Data (e.g. graphics) from a first portion of a second memory (off chip) is processed in accordance with such commands. A second portion (e.g. FIFO) of the second memory may also store commands normally passing from the CPU through the first memory. When the first memory becomes full, the commands may pass from the CPU through the second portion of the second memory (which may have a storage capacity considerably greater than that of the first memory) and then through the first memory. The commands may continue to flow in this auxiliary path until the second portion of the second memory becomes empty. A third memory of a limited capacity on the chip may pass the commands from the CPU to the first memory in the normal operation or to the second portion of the second memory when the first memory becomes full. The CPU may also pass commands to other peripheral equipment while a ready line is high. When low, the ready line prevents commands from passing to the peripheral equipment while the third memory is full. However, a command may pass from the third memory to the first or second memory to make the ready line high. A counter indicates the number of commands in the first and third memories and the second portion of the second memory. Software occasionally interrogates the counter to update in the software the number of commands in the counter.
申请公布号 CA2162618(A1) 申请公布日期 1996.05.11
申请号 CA19952162618 申请日期 1995.11.10
申请人 BROOKTREE CORPORATION 发明人 BAKER, DAVID C.;ASAL, MICHAEL D.
分类号 G06F3/153;G06F9/24;G06F9/38;G06T11/00;G09G5/36;(IPC1-7):G06F9/44 主分类号 G06F3/153
代理机构 代理人
主权项
地址