发明名称 BYPASS SWITCHING AND MESSAGING MECHANISM FOR PROVIDING INTERMIX DATA TRANSFER FOR A FIBER OPTIC SWITCH
摘要 A system and method for inserting intermix frames into a continuous stream of class 1 frames. A bypass bus, in conjunction with a first-in-first-out (FIFO) buffer, are provided within a fiber optic switch element, to route intermix data frame through the switch that is concurrently transmitting class 1 data. Achannel module, which is disposed between a switch module and a plurality of fiber optic channels, comprises a port intelligence system and a memory interface system. The port intelligence system is responsible for transmitting and receiving data from the fiber optic channels in accordance with a predetermined protocol, preferably Fibre Channel. The memory interface system comprises a receive memory unit, a transmit memory unit and memory control logic. When an intermix frame is to be passed through the switch, the intermix frame is passed to a FIFO concurrently while class 1 data transfer occurs via the bypass bus. After the intermix frame has been completely written into the FIFO, the memory control logic waits to detect a tagindicative of a break in the class 1 data transfer. The control logic will then switch the MUX and cause the FIFO to commence writing the intermix frame to the port intelligence system for transfer to a predetermined fiber optic channel.
申请公布号 CA2154716(A1) 申请公布日期 1996.05.01
申请号 CA19952154716 申请日期 1995.07.26
申请人 HEWLETT-PACKARD COMPANY 发明人 BENNETT, DWAYNE R.;YEUNG, CLIFFORD S.;WU, WAYNE
分类号 G06F13/00;H04B10/02;H04L5/06;H04L12/56;(IPC1-7):H04J3/16;H04L29/06;H04B10/20 主分类号 G06F13/00
代理机构 代理人
主权项
地址