发明名称 Low dielectric constant insulation in VLSI applications
摘要 A semiconductor device and process for making the same with reduced capacitance between adjacent conductors on a connection layer. This technique works best at narrow conductor spacing (less than 1 micron), where the need for lower dielectric constant intralayer insulation materials accelerates. Directional deposition of a dielectric layer 14 at an acute angle relative to the plane of a semiconductor substrate 10 forms bridges between the tops of narrowly spaced conductors 12, resulting in the formation of one or more gas dielectric regions 18. The process is self-aligning, using the shadowing effect of the conductors themselves to mask deposition of dielectric material between them, and only bridges between conductors which are closely spaced. Subsequent deposition of an interlayer dielectric 20 completes a typical structure. The directional deposition method may, for instance, be electron beam evaporation of a material such as SiO2, Si3N4, polyimide, or amorphous Teflon.
申请公布号 US5512775(A) 申请公布日期 1996.04.30
申请号 US19950483591 申请日期 1995.06.07
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 CHO, CHIN-CHEN
分类号 H01L21/31;H01L21/768;H01L23/522;H01L23/532;(IPC1-7):H01L29/00;H01L23/48 主分类号 H01L21/31
代理机构 代理人
主权项
地址