发明名称 ARRANGEMENT FOR TRANSLATING LOGICAL PAGE ADDRESSES TO CORRESPONDING REAL ONES IN DATA PROCESSING SYSTEM
摘要 A predetermined number of logical page addresses are effectively translated into corresponding real ones. The number of the logical page addresses is determined by (M+N) bits and, each of the logical page addresses includes upper M-bit and lower N-bit. Logical page address registers, whose number is equal to 2N, are provided to respectively store the predetermined number of logical page addresses applied. Address translation buffers (whose number is also equal to 2N) each stores 2M real page addresses which are grouped according to each of the lower N bits. The address translation buffers receive the upper M-bit of one of the logical page addresses, and output real addresses. An address translation controller receives the outputs of the address translation buffers and also receives the lower N-bit, and selects the real page addresses using the lower N-bit. The selected real page addresses are applied to a plurality of real address registers. A page number comparator determines whether or not the upper Mbit of one of the logical page address coincides with the upper M-bit of each of the remaining logical page addresses. The page number comparator outputs the comparison results which allow the real address(es) stored in the real address registers to be applied to a main memory.
申请公布号 CA2032746(C) 申请公布日期 1996.03.12
申请号 CA19902032746 申请日期 1990.12.19
申请人 NEC CORPORATION 发明人 SUZUKI, KATSUYUKI
分类号 G06F12/08;G06F12/10;(IPC1-7):G06F12/10 主分类号 G06F12/08
代理机构 代理人
主权项
地址