发明名称 BIT PHASE-LOCKED CIRCUIT
摘要 PURPOSE: To detect the phase shifting between an input signal and a synchronizing clock through a low-speed operation by the use of the bit phase-locked circuit and to unnecessitate any adjustment for the delay amount inside the circuit. CONSTITUTION: At a detecting circuit 20, the phases of the clock and the input data signal respectively selected by plural selectors 40-1 and 40-2 are compared and when the phase shift is larger than a previously decided value, the selected clock is changed by an output clock control circuit 30. Then, the clock is held by the fall of the input data signal and protected for m cycles.
申请公布号 JPH0865290(A) 申请公布日期 1996.03.08
申请号 JP19940196667 申请日期 1994.08.22
申请人 NIPPON TELEGR & TELEPH CORP <NTT> 发明人 GENDA KOICHI
分类号 H04L7/02;H04L7/08 主分类号 H04L7/02
代理机构 代理人
主权项
地址