发明名称 PHASE-LOCKED LOOP SYNTHESIZER FOR USE IN TDM COMMUNICATIONS SYSTEM
摘要 An analog switch is provided in a phase-locked loop (PLL) synthesizer using direct digital synthesizer (DDS) circuitry, for opening a PLL. The PLL is closed to make operative the DDS circuitry and a fixed frequency divider within an idle time slot of each time-division multiplexing (TDM) frame. For the rest of the frame, the voltagecontrolled oscillator within the PLL is held in a "hold state".
申请公布号 CA2061194(C) 申请公布日期 1996.01.30
申请号 CA19922061194 申请日期 1992.02.13
申请人 NEC CORPORATION 发明人 FUJIWARA, RYUHEI
分类号 H03L7/199;H03B28/00;H03L7/14;H03L7/16;H03L7/18;(IPC1-7):H03L7/18 主分类号 H03L7/199
代理机构 代理人
主权项
地址