发明名称 Cache including decoupling register circuits
摘要 A memory cache apparatus compatible with a wide variety of bus transfer types including non-burst and burst transfers. The memory cache apparatus includes a random access memory, a host port, and a system port. The memory cache apparatus further includes an input register connected to the host port for selectively writing data to the random access memory and an output register connected to the system port for receiving data from the random access memory and selectively furnishing the data to the host port or the system port. In one embodiment, the input register is a memory write register, and the output register includes a read hold register and a write back register. A cache memory system decouples a main memory subsystem from a host data bus so as to accommodate parallel cache-hit and system memory transfer operations for increased system speed and to hide system memory write-back cycles from a microprocessor. Differences in the speed of the local and system buses are accommodated, and an easy migration path from non-burst mode microprocessor based systems to burst mode microprocessor based systems is provided. Various memory organizations are accommodated including direct-mapped or one-way set associative, two-way set associative, and four-way set associative.
申请公布号 US5488709(A) 申请公布日期 1996.01.30
申请号 US19910678912 申请日期 1991.04.01
申请人 MOS ELECTRONICS, CORP. 发明人 CHAN, ALFRED K.
分类号 G06F12/08;(IPC1-7):G06F13/00;G06F13/28 主分类号 G06F12/08
代理机构 代理人
主权项
地址