发明名称 System for high-speed synchronization across clock domains
摘要 A high-performance clock synchronizer for transferring digital data across the asynchronous boundary between two independent clock domains operating at hardware-limited clock speeds. The external clock signal latches each incoming data word in a boundary register. An external clock divider produces several prolonged clock signals synchronized to the external clock signal for use in distributing the incoming data words into a bank of several external buffer registers, where each word stabilizes for more than one full internal clock interval before transfer across the asynchronous boundary to a bank of corresponding internal buffer registers synchronized to the internal clock signal. A special logic inserts and deletes pad words to equalize data flow rates. Another special logic reassembles the data words in proper sequence after transfer to the internal buffer register bank. Flag latches are used to avoid asynchronous sampling of more than one bit in each data word.
申请公布号 US5487092(A) 申请公布日期 1996.01.23
申请号 US19940363121 申请日期 1994.12.22
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 FINNEY, DAMON W.;RAYFIELD, MICHAEL J.
分类号 H04L7/02;H04L7/033;H04L7/04;(IPC1-7):H04L7/00 主分类号 H04L7/02
代理机构 代理人
主权项
地址
您可能感兴趣的专利