发明名称 Method of manufacturing a III-V semiconductor gate structure
摘要 A manufacturable III-V semiconductor gate structure having small geometries is fabricated. A silicon nitride layer is formed on a III-V semiconductor material and a dielectric layer comprised of aluminum is formed on the silicon nitride layer. Another dielectric layer comprised of silicon and oxygen is formed over the dielectric layer comprised of aluminum. The dielectric layer comprised of aluminum acts as an etch stop for the etching of the dielectric layer comprised of silicon and oxygen with a high power reactive ion etch. The dielectric layer comprised of aluminum may then be etched with a wet etchant which does not substantially etch the silicon nitride layer. Damage to the surface of the semiconductor material by exposure to the high power reactive ion etch is prevented by forming the dielectric layer comprised of aluminum between the silicon nitride layer and the dielectric layer comprised of silicon and oxygen.
申请公布号 US5484740(A) 申请公布日期 1996.01.16
申请号 US19940254206 申请日期 1994.06.06
申请人 MOTOROLA, INC. 发明人 CHO, JAESHIN
分类号 H01L21/302;H01L21/285;H01L21/306;H01L21/3065;H01L21/311;H01L21/338;H01L29/812;(IPC1-7):H01L21/338 主分类号 H01L21/302
代理机构 代理人
主权项
地址