发明名称 Bit clock regeneration circuit for PCM data, implementable on integrated circuit
摘要 In a bit clock generation circuitry, a T/2 pulse generator includes a monostable multivibrator triggered by an edge of an input PCM data signal and controlled by a time constant adjusting signal so as to generate a pulse signal having its pulse width adjusted in accordance with the time constant adjusting signal. In response to a pulse signal generated by the monostable multivibrator, a D-type flipflop latches the input PCM data signal for generating a delayed data signal delayed from the input PCM data signal by T/2. An exclusive-OR means receives the input PCM data signal and the delayed data signal for generating a T/2 pulse signal.
申请公布号 US5471502(A) 申请公布日期 1995.11.28
申请号 US19940243707 申请日期 1994.05.17
申请人 NEC CORPORATION 发明人 ISHIZEKI, YOSHIAKI
分类号 H04B1/16;H03L7/08;H03L7/107;H04B14/04;H04L7/027;H04L7/033;(IPC1-7):H03D3/24;H03K11/00 主分类号 H04B1/16
代理机构 代理人
主权项
地址