发明名称 Data dependency detection and handling in a microprocessor with write buffer
摘要 A superscalar superpipelined microprocessor having a write buffer located between the core and cache is disclosed. The write buffer is controlled to store the results of write operations to memory until such time as the cache becomes available, such as when no high-priority reads are to performed. The write buffer includes multiple entries that are split into two circular buffer sections for facilitating the interaction with the two pipelines of the core; cross-dependency tables are provided for each write buffer entry to ensure that the data is written from the write buffer to memory in program order, considering the possibility of prior data present in the opposite section. Non-cacheable reads from memory are also ordered in program order with the writing of data from the write buffer. Features for handling speculative execution, detecting and handling data dependencies and exceptions, and performing special write functions (misaligned writes and gathered writes) are also disclosed.
申请公布号 US5471598(A) 申请公布日期 1995.11.28
申请号 US19930139596 申请日期 1993.10.18
申请人 CYRIX CORPORATION 发明人 QUATTROMANI, MARC A.;GARIBAY, JR., RAUL A.;PATWA, NITAL;HERVIN, MARK W.
分类号 G06F9/312;G06F9/38;(IPC1-7):G06F13/00 主分类号 G06F9/312
代理机构 代理人
主权项
地址