发明名称 Combined write-operand queue and read-after-write dependency scoreboard
摘要 In a pipelined digital computer, an instruction decoder decodes register specifiers from multiple instructions, and stores them in a source queue and a destination queue. An execution unit successively obtains source specifiers of an instruction from the source queue, initiates an operation upon the source specifiers, reads a destination specifier from the destination queue, and retires the result at the specified destination. Read-after-write conflicts may occur because the execution unit may overlap execution of a plurality of instructions. Just prior to beginning execution of a current instruction, the destination queue is checked for conflict between the source specifiers of the current instruction and the destination specifiers of previously issued but not yet retired instructions. When an instruction is issued for execution, its destination specifiers in the destination queue are marked to indicate that they are associated with an executed but not yet retired instruction. In a preferred construction, each entry of the queue has a "write pending" bit that is cleared during a flush and when a read pointer is incremented. An issue pointer identifies the entry of an instruction next to be issued, so that the write-pending bit is set when the issue pointer is incremented. Each entry has two comparators enabled by the write-pending bit to detect a conflict with two source specifiers.
申请公布号 US5471591(A) 申请公布日期 1995.11.28
申请号 US19920969126 申请日期 1992.10.30
申请人 DIGITAL EQUIPMENT CORPORATION 发明人 EDMONDSON, JOHN H.;BIRO, LARRY L.
分类号 F02B75/02;G06F9/38;G06F12/08;(IPC1-7):G06F9/312 主分类号 F02B75/02
代理机构 代理人
主权项
地址