发明名称 Storage element for delay testing
摘要 A storage element for testing delay paths in integrated circuits is described. The storage element may be used in integrated circuits having matrices of probe and sense lines. The storage element generates a logic transition on an input to a delay path, the logic transition being closely synchronized with a clock signal. The storage element comprises a data input and a data output coupled to the input to the delay path. A master latch receives data from the data input through a first switch, the first switch being controlled by the complement of the clock signal. A slave latch receives data from the master latch through a second switch, the second switch being controlled by the true of the clock signal. A first sense input loads a first logic state into the master latch through a third switch, the first sense input being coupled to one of the IC's sense lines. The third switch is controlled by one of the IC's probe lines. A second sense input loads a second logic state into the slave latch through a fourth switch, the second sense input being coupled to another one of the IC's sense lines. The fourth switch is controlled by a second control signal. The second logic state replaces the first logic state in the slave latch upon application of the clock signal. The desired signal transition is generated where the first logic state is different from the second logic state.
申请公布号 US5471152(A) 申请公布日期 1995.11.28
申请号 US19930133588 申请日期 1993.10.08
申请人 CROSSCHECK TECHNOLOGY, INC. 发明人 GHEEWALA, TUSHAR;MEHTA, RUSTAM;VARMA, PRAB
分类号 G01R31/30;G01R31/3185;(IPC1-7):G01R31/00;G01R31/02 主分类号 G01R31/30
代理机构 代理人
主权项
地址
您可能感兴趣的专利