发明名称 High voltage CMOS logic using low voltage CMOS process
摘要 CMOS transistor logic circuitry is permitted to operate at higher power supply voltages while retaining lower voltage processing geometries by inserting input shielding transistors before the gate terminals of each input switching transistor. Each shielding transistor has a gate terminal coupled to a shield voltage of a magnitude substantially midway between ground potential and the positive power supply voltage. The input signal is conveyed by the source-drain channel of the input shielding transistor to the gate of the switching transistor, while preventing the gate of the switching transistor from rising above the shield voltage, in the case of n-channel devices, or below the shield voltage, in the case of p-channel devices. The source-drain channel of a p-channel output shielding transistor couples the output port of p-channel switching transistors to the gate output; the gate terminal of the such p-channel output shielding transistor is coupled to the shield voltage for preventing the drain of p-channel switching transistors from being pulled down below the shield voltage. A similar n-channel output shielding transistor couples the output port of n-channel switching transistors to the gate output for preventing the drain of n-channel switching transistors from being pulled above the shield voltage.
申请公布号 US5465054(A) 申请公布日期 1995.11.07
申请号 US19940224762 申请日期 1994.04.08
申请人 VIVID SEMICONDUCTOR, INC. 发明人 ERHART, RICHARD A.
分类号 H03K17/687;G11C11/407;G11C11/409;H03K19/003;H03K19/0948;(IPC1-7):H03K17/10 主分类号 H03K17/687
代理机构 代理人
主权项
地址