发明名称 Flexible bridge between processor channel and switching mechanism.
摘要 <p>An apparatus for transferring data between a main processor and its memory and a packet switch includes a first bus coupled to the main processor and its memory, a bidirectional first-in-first-out (FIFO) buffer coupled between the first bus and a second bus, and having a first port connected to the first bus and a second port connected to the second bus, a communications processor, coupled to the second bus, a memory operatively coupled to the second bus, a first direct memory access (DMA) engine coupled between the first bus and the FIFO buffer for transferring data between the main processor and the FIFO buffer, a second direct memory access (DMA) engine coupled between the FIFO buffer and the second bus for transferring data between the FIFO buffer and the second bus, and a packet switch interface, operatively coupled between the second bus and the switch, for interfacing the second bus to the switch, wherein packets are communicated between the memory of the main processor and the switch in accordance with the communication protocol, and wherein the first and second DMA engines transfer data for the packets independently of each other. &lt;IMAGE&gt;</p>
申请公布号 EP0676701(A1) 申请公布日期 1995.10.11
申请号 EP19950101350 申请日期 1995.02.01
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BENDER, CARL A.;SALEM, GERARD M.;SWETZ, RICHARD A.;ZEE, SINGPUI;NATHANSON, BEN J.
分类号 G06F1/04;G06F13/28;G06F13/36;(IPC1-7):G06F13/28 主分类号 G06F1/04
代理机构 代理人
主权项
地址