发明名称 Semiconductor memory with improved redundant sense amplifier control
摘要 An integrated circuit memory is disclosed which has its primary memory array arranged into blocks and which has redundant columns, each of which can replace a column in any one of the blocks. The redundant columns are selected by way of a redundant column decoder associated with each column, each of which includes a set of address fuses into which an address is programmed, responsive to which its associated redundant column is to be selected. A plurality of redundant sense amplifiers are each associated with selected redundant columns, and are each controlled to begin the sense operation prior to propagation of the address signal through the redundant column decoders and summing circuitry. In the event that the received memory address does not match any of the programmed values in the redundant column decoders associated with a redundant sense amplifier, the sense operation is terminated. In this way, the sense operation is not delayed by the additional delay required for redundant decoding and propagation of the redundant address signals, and thus the access time penalty for accessing a redundant memory cell is much reduced or eliminated. The coupling of each redundant sense amplifier is controlled by a redundant multiplexer associated with each of the input/output terminals. Each redundant multiplexer receives the redundant column select signals from each associated redundant column decoder, and includes fuses which indicate if its input/output terminal is to be placed in communication with its associated sense amplifier upon selection of a redundant column.
申请公布号 US5455798(A) 申请公布日期 1995.10.03
申请号 US19940199859 申请日期 1994.02.22
申请人 SGS-THOMSON MICROELECTRONICS, INC. 发明人 MCCLURE, DAVID C.
分类号 G11C11/413;G11C29/00;G11C29/04;(IPC1-7):G11C7/00 主分类号 G11C11/413
代理机构 代理人
主权项
地址
您可能感兴趣的专利