发明名称 Vertical bloch line memory
摘要 A new read gate design for the vertical Bloch line (VBL) memory is disclosed which offers larger operating margin than the existing read gate designs. In the existing read gate designs, a current is applied to all the stripes. The stripes that contain a VBL pair are chopped, while the stripes that do not contain a VBL pair are not chopped. The information is then detected by inspecting the presence or absence of the bubble. The margin of the chopping current amplitude is very small, and sometimes non-existent. A new method of reading Vertical Bloch Line memory is also disclosed. Instead of using the wall chirality to separate the two binary states, the spatial deflection of the stripe head is used. Also disclosed herein is a compact memory which uses vertical Bloch line (VBL) memory technology for providing data storage. A three-dimensional arrangement in the form of stacks of VBL memory layers is used to achieve high volumetric storage density. High data transfer rate is achieved by operating all the layers in parallel. Using Hall effect sensing, and optical sensing via the Faraday effect to access the data from within the three-dimensional packages, an even higher data transfer rate can be achieved due to parallel operation within each layer.
申请公布号 US5436861(A) 申请公布日期 1995.07.25
申请号 US19920905878 申请日期 1992.06.29
申请人 CALIFORNIA INSTITUTE OF TECHNOLOGY 发明人 KATTI, ROMNEY R.;STADLER, HENRY L.;WU, JIIN-CHUAN
分类号 G11C19/08;(IPC1-7):G11C19/08 主分类号 G11C19/08
代理机构 代理人
主权项
地址
您可能感兴趣的专利