发明名称 Phase clocked shift register with cross connecting between stages
摘要 A shift register for scanning a liquid crystal display includes cascaded stages. A given stage is formed with an input transistor switch that is responsive to an output pulse of a stage upstream in the chain of the cascaded stages. The input transistor switch charges a capacitance associated with a control electrode of a switched pull-up output transistor. The voltage in the capacitance conditions the output transistor for generating an output pulse when subsequently a clock signal occurs to the output transistor. A clamping transistor discharges the capacitance in a manner to prevent further generation of the output pulse when subsequent pulses of the clock signal occur. The clamping transistor is responsive to an output pulse of a stage downstream in the chain. An impedance that is developed at the control electrode is substantially higher after the clamping operation occurs and remain high for most of the vertical interval.
申请公布号 US5434899(A) 申请公布日期 1995.07.18
申请号 US19940288793 申请日期 1994.08.12
申请人 THOMSON CONSUMER ELECTRONICS, S.A. 发明人 HUQ, RUQUIYA I. A.;WEISBROD, SHERMAN
分类号 G11C19/00;G09G3/36;G11C8/04;G11C19/28;H03K5/15;(IPC1-7):G11C19/28 主分类号 G11C19/00
代理机构 代理人
主权项
地址