发明名称 Method of forming a high density self-aligned stack in trench
摘要 A method, and resultant structure, is described for fabricating a high density DRAM cell in which a stacked capacitor using a pillar structure is formed in a trench. The DRAM cell includes a field effect transistor having a gate electrode and source/drain elements. A first insulating layer is patterned to create an exposed region wherein a first trench is formed in the silicon substrate, between the gate electrode and the field oxide. A second insulating layer is formed, and then removed from a portion of the bottom of the first trench to expose the silicon substrate. The silicon substrate is thermally oxidized at the bottom of the first trench to form an insulating layer mask. The remainder of the second insulating layer is removed. The portion of the silicon substrate in the first trench that is not masked by the insulating layer mask is vertically etched, whereby a pillar is formed under the insulating layer mask in the center of the final trench. The insulating layer mask is removed. A conductive layer is formed along the surfaces of the final trench and the pillar, adjacent to the source region of the field effect transistor, whereby the conductive layer is a capacitor signal node. A capacitor dielectric is formed over the conductive layer. A capacitor ground plate is formed over the capacitor dielectric.
申请公布号 US5429978(A) 申请公布日期 1995.07.04
申请号 US19940263455 申请日期 1994.06.22
申请人 INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE 发明人 LU, CHIH-YUAN;TSENG, HORNG HUEI
分类号 H01L21/8242;H01L27/108;(IPC1-7):H01L21/70;H01L27/00 主分类号 H01L21/8242
代理机构 代理人
主权项
地址