发明名称 Emulation of CISC instructions by RISC instructions using two pipelined stages for overlapped CISC decoding and RISC execution
摘要 The emulator includes first and second pipelined stages connected through a bidirectional bus for executing source instructions normally executed by a different/source computer in a highly overlapped manner. The first stage includes an emulator chip which performs the function of fetching and decoding each source instruction stored in cache memory resulting in the generation of a number of vector addresses required for executing the instruction by the second stage. The second stage includes a high performance microprocessor chip having on-chip instruction and data caches for storing a plurality of emulation subroutines and data fetched during subroutine execution. In pipelined fashion, the emulator chip fetches and decodes each source instruction which generates a vector branch address which is loaded into the branch vector register while the microprocessor chip fetches and executes emulation subroutines specified by the vector address transferred via the bus for each previously decoded source instruction.
申请公布号 US5430862(A) 申请公布日期 1995.07.04
申请号 US19900546348 申请日期 1990.06.29
申请人 BULL HN INFORMATION SYSTEMS INC. 发明人 SMITH, STEVEN S.;SMITH, ARNOLD J.;GILFEATHER, AMY E.;BROWN, RICHARD P.;JOYCE, THOMAS F.
分类号 G06F9/318;G06F9/38;(IPC1-7):G06F9/30 主分类号 G06F9/318
代理机构 代理人
主权项
地址