发明名称 Speicherbankparitätsfehleranzeiger für Personalrechner.
摘要 A personal computer has two memory banks (12,14) respectively connected to two parity check units (16,18) operative to detect parity errors. Upon doing so, each unit (16,18) feeds a parity error signal to a separate latch (22,24). The latches (22,24) are connected to a logic circuit (26) which is in turn connected to an interrupt controller (34) that initiates an interrupt (36) when a parity error occurs. One latch (22) is further connected to a check bit (41) of a register (40) of an I/O port (38) and the check bit (41) is set by the one latch (22). An interrupt handler reads the register and provides messages indicating which memory bank (12,14) caused the parity error.
申请公布号 DE69018365(D1) 申请公布日期 1995.05.11
申请号 DE1990618365 申请日期 1990.09.11
申请人 INTERNATIONAL BUSINESS MACHINES CORP., ARMONK, N.Y., US 发明人 CAPPS, LOUIS BENNIE, BOYNTON BEACH, FLORIDA 33435, US;FORSTER, JIMMY GRANT, BOCA RATON, FLORIDA 33496, US;PRICE, WILLIAM EVERETT, BOCA RATON, FLORIDA 33486, US;RUPE, ROBERT WILLIAM, DELRAY BEACH, FLORIDA, US;UPLINGER, KENNETH ALLEN, BOCA RATON, FLORIDA 33428, US
分类号 G06F11/07;G06F11/10;G06F12/16;(IPC1-7):G06F11/10;G06F11/00 主分类号 G06F11/07
代理机构 代理人
主权项
地址