发明名称 Microprocessor with block move instruction.
摘要 <p>A system for real-time digital signal processing employs a single-chip microcomputer device having separate on-chip program and data memory, with separate address and data paths for program and data. An external program address bus allows off-chip program fetch in an expansion mode, with the opcode returned by an external data bus. A bus interchange module allows transfer between the separate internal program and data busses in special circumstances. The internal busses are 16-bit, while the ALU and accumulator are 32-bit. A multiplier circuit produces a single state 16x16 multiply function separate from the ALU, with 32-bit output to the ALU. One input to the ALU passes through a 0-to-15 bit shifter with sign extension. The on-chip program memory may be a RAM and this additional RAM may be configured as either program or data memory space. The the processor may operate with all off-chip program memory and a large on-chip data memory, or with program execution from on-chip RAM (downloaded from off-chip program memory) using a block move instruction. A repeat instruction is used to save program space when using block-move, or multiply instructions as needed for digital filters or the like. RELATED CASES: This application discloses subject matter also disclosed in U.S. Pat. 4,491,910, issued Jan. 1, 1985, to Caudel, Magar and Leigh, assigned to Texas Instruments, where the background and prior art are discussed. &lt;IMAGE&gt; &lt;IMAGE&gt;</p>
申请公布号 EP0652508(A2) 申请公布日期 1995.05.10
申请号 EP19950100900 申请日期 1986.02.11
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 MAGAR, SURENDAR S., C/O HONEYWELL INC.;ESSIG, DANIEL L.;SIMPSON, RICHARD D.;CAUDEL, EDWARD R. (DECEASED)
分类号 G06F15/78;G06F9/315;G06F9/32;G06F9/48;(IPC1-7):G06F9/30 主分类号 G06F15/78
代理机构 代理人
主权项
地址