发明名称 Mechanism to accelerate counter testing without loss of fault coverage
摘要 Test circuitry for a counter of n number of bits is described. The circuitry includes that which divides the counter into s number of segments when the counter is being tested in a test mode. The invention also includes circuitry for detecting when each segment nears the last count and overriding test mode to reenable a between-segment clock path between the segments before the last count to permit the last count to ripple through the counter to test connections between the segments on the next clock cycle. Previous test implementations did not test the interface between segments because of the prohibitive cost in tester time. In one embodiment, assuming equal numbers of b bits per segment, to fully test a counter using previous techniques, 2(n-b)+2b clock cycles would be required. In this technique, only (s-2)+2b clock cycles are required.
申请公布号 US5402458(A) 申请公布日期 1995.03.28
申请号 US19930134422 申请日期 1993.10.08
申请人 CYRIX CORPORATION 发明人 MOUGHANNI, CLAUDE;MCDERMOTT, MARK W.
分类号 G01R31/3185;(IPC1-7):H03K21/40 主分类号 G01R31/3185
代理机构 代理人
主权项
地址