摘要 |
<p>An input transition detection circuit for detecting when an input signal switches states, the input transition detection circuit then providing a time delay signal at a time delay signal node to enable a zero-power part to wake up from a low power mode. The input transition detection circuit (400) includes two inverters (402, 404) and four transistors (406, 408, 410, 412) compared to the two inverters and nine transistors utilized in previous circuits. The two inverters (402, 404) are coupled in series for receiving and delaying the input signal. A first p-channel transistor (406) has its source coupled to receive the input signal and gate coupled to the output of the two inverters (402, 404). A second p-channel transistor (408) has its source coupled to the output of the two inverters (402, 404) and gate coupled to receive the input signal. A first n-channel transistor (410) is coupled to the drain of the first and second p-channel transistors (406, 408) and provides a current sink which draws less current than either the first or second p-channel transistors (406, 408) providing a voltage to control the gate of a second n-channel transistor (412). The second n-channel transistor (412) connects the time delay signal node to ground. The second n-channel transistor (412) enables the input transition detection circuit (400) to be faster than previous circuits since only one transistor (412) connects the time delay signal node to ground. <IMAGE></p> |