发明名称 Combination parallel/serial execution of sequential algorithm for data compression/decompression
摘要 An apparatus and method for executing a sequential data compression algorithm that is especially suitable for use where data compression is required in a device (as distinguished from host) controller. A history buffer compresses an array of i identical horizontal slice units. Each slice unit stores j symbols to define j separate blocks in which the symbols in each slice unit are separated by exactly i symbols. Symbols in a string of i incoming symbols are compared by i comparators in parallel with symbols previously stored in the slice units to identify matching sequences of symbols. A control unit controls execution of the sequential algorithm to condition the comparators to scan symbols in parallel but in each of the blocks sequentially and cause matching sequences and nonmatching sequences of symbols to be stored in the array. The parameters i and j are selected to limit the number of comparators required to achieve a desired degree of efficiency in executing the algorithm based upon a trade-off of algorithm execution speed versus hardware cost. A priority encoder calculates from signals output by the slice units each j,i address in which a matching sequence is identified, but it outputs the address of only one (such as the smallest) of these addresses.
申请公布号 US5384567(A) 申请公布日期 1995.01.24
申请号 US19930089211 申请日期 1993.07.08
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 HASSNER, MARTIN A.;KARNIN, EHUD D.;SCHWIEGELSHOHN, UWE;TAMURA, TETSUYA
分类号 G06F5/00;G06T9/00;H03M7/30;H04B1/66;(IPC1-7):H03M7/30 主分类号 G06F5/00
代理机构 代理人
主权项
地址