发明名称 Submicron planarization process with passivation on metal line
摘要 A passivation layer is provided over a conductive layer for contacting the active elements of semiconductor device structures in and on a semiconductor substrate. The passivation and conductive layers are patterned simultaneously. A thin oxide layer is deposited over the patterned conductive and passivation layers. The thin oxide layer is covered with a spin-on-glass layer to fill the valleys of the patterned conductive and passivation layers. The spin-on-glass layer is cured and then partially blanket anisotropically etched through its thickness and through the thin oxide layer to the underlying passivation layer at its highest point leaving spin-on-glass layer portions in the valleys. A top dielectric layer is deposited over the spin-on-glass layer to complete the planarization. Alternatively, an anisotropic oxide is deposited over patterned conductive lines of an integrated circuit. This anisotropic oxide deposits preferentially on the horizontal surfaces and relatively little on the vertical surfaces. The anisotropic oxide layer is covered with a spin-on-glass layer to fill the valleys of the patterned conductive layer. The spin-on-glass layer is cured and then partially blanket anisotropically etched through its thickness to the underlying anisotropic layer at its lowest point leaving spin-on-glass layer portions in the valleys. A top dielectric layer is deposited over the spin-on-glass layer to complete the planarization.
申请公布号 US5366850(A) 申请公布日期 1994.11.22
申请号 US19930046776 申请日期 1993.04.14
申请人 INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE 发明人 CHEN, KUANG-CHAO;HSIA, SHAW-TZENG
分类号 H01L21/3105;H01L21/768;H01L23/532;(IPC1-7):G03F7/26 主分类号 H01L21/3105
代理机构 代理人
主权项
地址