发明名称 Method of making a self-aligned dual-bit split gate (DSG) flash EEPROM cell
摘要 A method of making an EEPROM cell structure which includes two floating gate transistors separated by a select gate transistor with the select transistor being shared by the two floating gate transistors in programming, reading, and erasing a floating gate transistor. The floating gates of the two transistors are formed from a first polysilicon layer, the control gates of the two transistors are formed from a second polysilicon layer, and the select gate is formed from a third doped polysilicon layer. The channel length of the select gate transistor is fully self-aligned to the floating gate transistors. A word line is formed over the control gates and forms the select gate. The word line runs generally perpendicular to bit lines which contact the drain regions of the two floating gate transistors. Accordingly, a virtual ground flash EEPROM memory array can be fabricated using the EEPROM cell structure.
申请公布号 US5364806(A) 申请公布日期 1994.11.15
申请号 US19930134779 申请日期 1993.10.12
申请人 HYUNDAI ELECTRONICS INDUSTRIES CO., LTD. 发明人 MA, YUEH Y.;CHANG, KUO-TUNG
分类号 G11C11/56;G11C16/04;H01L21/8247;(IPC1-7):H01L21/265 主分类号 G11C11/56
代理机构 代理人
主权项
地址