发明名称 Four quadrant multiplier circuit and a receiver including such a circuit.
摘要 <p>A four quadrant multiplier circuit having a high dynamic range and capable of operating at low voltages comprises a dual transconductance amplifier circuit (TAC) consisting of NPN transistors (20 to 23 and 64 to 67), coupled to a first input port (36), first and second folded Darlington circuits (57,58), and a resistive element (78). Each said Darlington circuit comprises first and second NPN transistors (68,70 and 69,71) whose emitter-collector paths are connected in series and a third PNP transistor (72,73) having its emitter-collector path connected between the collector of the first transistor (68,69) and the base electrode of the second transistor (70,71). The emitter-collector junction (76,77) of the first and second transistors (68,70 and 69,71) is connected to the base electrode of the third transistor (72,73). The resistive element (78) is connected between the base electrodes of the third transistors (72,73). A second input port (56) is connected to the base electrodes of the first transistors (68,69). The emitter currents of the dual transconductance amplifier are supplied by way of current mirror circuits (80,81) from the emitter currents of the second transistors (70,71). The transconductance amplifier circuit (TAC) may be of any suitable type which has its transconductance linearly proportional to its emitter currents. In a refinement of the circuit, the current to voltage converter function of the current mirrors is carried out by the second transistors (70,71) and the transistors (82,83) of the current mirror circuits (80,81) are omitted. <IMAGE></p>
申请公布号 EP0623993(A2) 申请公布日期 1994.11.09
申请号 EP19940200921 申请日期 1994.04.05
申请人 PHILIPS ELECTRONICS UK LIMITED;PHILIPS ELECTRONICS N.V. 发明人 CUSDIN, ANTHONY RICHARD;MOORE, PAUL ANTHONY
分类号 H03D3/06;G06G7/163;H03D3/00;H03D7/14;H03D9/00;H04B1/26;(IPC1-7):H03D3/00 主分类号 H03D3/06
代理机构 代理人
主权项
地址