发明名称 Digital computing system with low power mode and special bus cycle therefor
摘要 A digital computing system having a low power mode of operation includes a mechanism for communicating, prior to entering the low power mode, information determinative of which events shall be capable of causing the termination of the low power mode. An integrated circuit microcomputer enters a low power mode in response to executing an LPSTOP instruction. Only reset events and those interrupt events having a priority level sufficiently high to pass an interrupt mask are capable of causing the termination of the low power mode. The LPSTOP instruction causes immediate data to be loaded into a status register, resetting the interrupt mask bits. The interrupt mask is then written, by means of a special bus cycle, into an interrupt mask register in a sub-system within the microcomputer. This subsystem then shuts down the clock signals to the remainder of the microcomputer, leaving only this sub-system active. The active sub-system performs a comparison of the priority levels of received interrupt requests to the interrupt mask during the low power mode. Only if the priority level of an interrupt is sufficiently high are the clock signals resumed, thus terminating the low power mode.
申请公布号 US5361392(A) 申请公布日期 1994.11.01
申请号 US19930033992 申请日期 1993.03.19
申请人 MOTOROLA, INC. 发明人 FOURCROY, ANTONE L.;MCDERMOTT, MARK W.;DUNN, JOHN P.;BURGESS, BRADLEY G.
分类号 G06F1/04;G06F1/32;G06F15/78;(IPC1-7):G06F9/30;G06F9/46;G06F13/24;G06F11/20 主分类号 G06F1/04
代理机构 代理人
主权项
地址